# BOSTON UNIVERSITY COLLEGE OF ENGINEERING

## Department of Electrical and Computer Engineering

# EC410 – Introduction to Electronics Fall Semester 2022

| <b>Section</b> | <u>A1</u>      | Dis.                       | <u>Lab (PHO 105)</u> |
|----------------|----------------|----------------------------|----------------------|
| Instructor     | Prof. M.C. Lee | GTA: Hriteshwar Talukder   | GTA/UTAs             |
|                | mclee@bu.edu   | hritesh@bu.edu             |                      |
| Time           | M/W 2:30-4:15  | B1 TR 8-8:45 AM PSY B40    | C1 F 8:00-9:45 AM    |
|                | PM             |                            |                      |
| Classroom      | EPC 208        | B2 W 4:40-5:30 PM COM 210  | C2 TR 1:30-3:15 PM   |
| Office         | TBA (via zoom) | B3 W 12:20-1:10 PM WED 307 | C3 F 12:20-2:05 PM   |
| Hours          |                |                            |                      |
| Office Loc     | PHO 418        | B4 TR 6:30-7:20 PM WED 205 | C4 Tue 6:30-8:15 PM  |

## **Course Description:**

Discussion of 2-terminal and 3-terminal non-linear and active devices; power supply circuits; simple linear amplifier circuits including biasing, incremental analysis, large-signal analysis, and frequency response; introduction to digital circuits. (4 credits)

**Prerequisite:** ENG EK307

**Text:** M. Horenstein, *Microelectronic Circuits and Devices*, 2<sup>nd</sup> edition, Prentice-Hall, 1996 **Lab Manuel:** See <a href="https://sites.bu.edu/engcourses/ec410/">https://sites.bu.edu/engcourses/ec410/</a>

#### References:

- 1. Jaeger and Blalock, Microelectronic Circuit Design, McGraw-Hill, 2003
- 2. Attia, PSPICE and MATLAB for Electronics, CRC Press, 2002

#### Course

#### **Content:**

EC410 includes a coordinated set of lectures, labs, homework, and exams to provide students with an introduction to electronics and circuit design. Lab sessions meet weekly in PHO105 where students will perform a variety of introductory circuit experiments using components and a breadboard (previously purchased in kit form for EK307). Each lab session will be conducted by GTA/UTA assigned to the course. Students will also be assigned weekly discussion times with a GTA to discuss the course material and ask questions on the homework. The course will contain two mid-terms and a final exam.

| Grading: | Mid-term Exam I  | 20% |
|----------|------------------|-----|
|          | Mid-term Exam II | 20% |
|          | Labs             | 15% |
|          | Homework         | 15% |
|          | Final Exam       | 30% |

## **Schedule of Lectures and Exams:**

| <u>Dates</u> | <u>Topic</u>                                                         | <u>Text Material</u>          |
|--------------|----------------------------------------------------------------------|-------------------------------|
| 9/7          | Description  Covers intro linear alta review VVI VCI compare esition | 1.1 – 1.5                     |
| 9/12         | Course intro, linear ckts review, KVL, KCL, superposition            | 1.6 - 1.9                     |
| 9/14         | Thevenin Eq ckts, current & voltage divider, RC/RL ckts,             | notes                         |
| 9/19         | Transformers, Op-Amps ckts., Phasors/AC steady-state                 | 3.1 – 3.3.2                   |
| 9/21         | Non-linear ckts, graphical method, PN junction diode                 | 3.3.3 – 3.3.9                 |
| 9/21         | PN diode circuits; Zener, tunnel, varactor, & Schottky diodes        | 3.4 - 3.6                     |
|              | Graphical methods, iterative solution, piece-wise linear modeling    | 4.1 – 4.2                     |
| 9/28         | Diode circuits: clipping, limiting                                   |                               |
| 10/3         | Rectifier circuits: half-wave rectifier, bridge rectifier            | 4.3 – 4.4.2                   |
| 10/5         | Power supply circuits, voltage regulator, detector circuit           | 4.4.3 – 4.4.5                 |
| 10/11        | Precision rectifiers, FET Devices, load line, NMOS depletion mode    | 4.5, 5.1 – 5.2.3              |
| 10/12        | Body effect, transconductance, PMOS                                  | 5.2.4, 5.2.5, 5.2.7,<br>5.2.8 |
| 10/14        | Mid-Term Exam I, Friday, 6-8 PM                                      | 0.2.0                         |
| 10/17        | Bipolar junction transistors                                         | 5.3                           |
| 10/19        | Drain and collector resistance, Early Voltage                        | 5.4                           |
| 10/24        | Photonic devices, temperature dependence, power limitations          | 5.5 - 5.7                     |
| 10/26        | Transistor Circuits - inverters (common emitter, common source)      | 6.1                           |
| 10/31        | Transistor Circuits – voltage follower (emitter flwr, source flwr)   | 6.2                           |
| 11/2         | Transistor Circuits – current follower (gnd'ed base, gnd'ed gate)    | 6.3                           |
| 11/7         | Basic analog amplifier circuits: voltage gain, power gain            | 7.1 - 7.2                     |
| 11/9         | Biasing MOSFET amplifiers, BJT small-signal models                   | 7.3                           |
| 11/14        | BJT and MOSFET small-signal models, Review                           | 7.4                           |
| 11/16        | Two-port representation, Frequency response, circuit capacitance     | 7.5, 9.1                      |
| 11/18        | Mid-Term Exam II, Friday, 6-8 PM                                     |                               |
|              |                                                                      |                               |
| 11/21        | Sinusoidal steady-state response, Bode plot, Review                  | 9.2                           |
|              | 11/23 – 11/27 Thanksgiving Recess                                    |                               |
| 11/28        | Capacitors affecting high/low freq response, dominant pole           | 9.3.1 – 9.3.2                 |
| 11/30        | Transverse capacitance, Miller's Theorem                             | 9.3.3 - 9.3.4                 |
| 12/5         | High freq poles with feedback, Freq response with bypass capacitor   | 9.3.5 – 9.3.6                 |
| 12/7         | Digital circuits: logic levels, noise margin, delay,                 | 6.4, 14.1                     |
| 12/12        | CMOS, NMOS; review of the final exam                                 | 14.2 – 14.3                   |
| TBA          | Final Exam                                                           |                               |
|              |                                                                      |                               |
|              |                                                                      |                               |

|       | Lab Schedule                                                       |  |  |
|-------|--------------------------------------------------------------------|--|--|
| 9/5   | No Lab                                                             |  |  |
| 9/12  | Intro to Equipment, Pspice (http://sites.bu.edu/engcourses/ec410/) |  |  |
| 9/19  | Diode V-I Characteristics                                          |  |  |
| 9/26  | Diode Circuits                                                     |  |  |
| 10/3  | Power Supplies                                                     |  |  |
| 10/10 | No Lab                                                             |  |  |
| 10/17 | I-V Characteristic of MOSFET                                       |  |  |
| 10/24 | I-V Characteristic of BJT                                          |  |  |
| 10/31 | MOSFET Amplifier (see Analog Amplifier Design)                     |  |  |

| 11/7  | BJT Amplifier (see Analog Amplifier Design) |  |
|-------|---------------------------------------------|--|
| 11/14 | Transistor Curve Tracer                     |  |
| 11/21 | No Lab                                      |  |
| 11/28 | MOSFET Differential Amplifier               |  |
| 12/5  | Make Up Sessions                            |  |

#### **Rules for the SC410 Laboratory:**

A bound  $8\frac{1}{2}$  x 11 lab notebook should be used to record all relevant data in it. Do not use loose-leaf data sheets in the lab. Each lab will need to be signed off by a EC410 GTA.

#### **Course Policies:**

- 1. Lectures Attendance in class is considered essential and required.
- 2. Exams Absence from an exam can be excused only for reasons of illness, or unavoidable travel. In each case, permission of the instructor in advance is required, as well as a written authorization by a physician (in the case of illness) or other appropriate authorized signature.
- 3. Homework Late homework will not be accepted.
- 4. Labs Late lab reports will not be accepted.

#### **Academic Misconduct:**

BU takes academic integrity very seriously. Academic misconduct is conduct by which a student misrepresents his or her academic accomplishments, or impedes other students' opportunities of being judged fairly for their academic work. Knowingly allowing others to represent your work as their own is as serious an offense as submitting another's work as your own. More information on BU's Academic Conduct Code, with examples, may be found at

http://www.bu.edu/academics/policies/academic-conduct-code.

#### **Collaboration Policy:**

In this class you may use any textbooks or web sources when completing your homework, and/or one human collaborator (from class) per homework, subject to the following strictly enforced conditions:

- · You must clearly acknowledge all your sources (including your collaborators) on the top of your homework.
- · You must write all answers in your own words (although Java code may be shared with your collaborator)
- · You must be able to fully explain your answers upon demand.
- · You may not use any human resource outside of class (including web-based help services, outside tutors, etc.) in doing your homeworks or project. Obviously, you may not collaborate with anyone on exams.

Failure to meet any of the above conditions could constitute plagiarism and will be considered cheating in this class.