EC571/Digital VLSI Circuit Design
Spring 2021
Lecture: Mon-Wed 12:20 pm – 2:05 pm in PHO 211
Recitation/Lab: Friday 12:20 pm – 2:05 pm in PHO 307
Number of credits: 4, Prerequisites: EC 311, EK307, EC 410 (optional)

Course Objective
The objective of this course is to learn how to design a digital CMOS circuits and digital VLSI systems for given area, power, performance, and reliability specifications.

Staff Information
Instructor:
Ajay Joshi
Email: joshi@bu.edu (Make sure you include EC571 in the subject line).
Office Hours: Tuesday and Thursday 5:30 pm ET to 6:30 pm ET via Zoom (link posted on Piazza).

Grader/Lab Assistant:
Timur Zirtiloglu
Email: timurz@bu.edu (Make sure you include EC571 in the subject line).
Office Hours: Monday and Wednesday from 8 pm ET to 9 pm ET via Zoom (link posted on Piazza).

Textbooks and Class Material
4. Announcements, course material and other useful links will be posted on Blackboard (http://learn.bu.edu).
5. Piazza should be used for posting questions: (http://www.piazza.edu).
6. Gradescope will be used for submitting and grading homework (http://www.gradescope.edu).

Course Goals
To provide students with:
1. Extensive training in the design of CMOS integrated circuits that perform an arbitrary digital function and meet an arbitrary performance specification.
2. Become proficient with a VLSI CAD tools.
3. Understanding of how to keep pace with the field as it crosses into “new territory” over the next few years.
Course Outcomes
As an outcome of completing this course, students should be able to:

1. Understand the MOSFET basics and their fabrication and the layout design rules.
2. Understand the operation of MOS transistor.
3. Understand the static characteristics of MOS inverters.
5. Understand the switching characteristics and interconnect effects of MOS inverters.
6. Understand the implications of internal and external loading.
7. Design, implement and test: Buffer Chains used to drive big loads.
8. Understand Combinational MOS logic circuits.
9. Understand Sequential MOS logic circuits.
10. Understand Dynamic logic circuits.
11. Understand the working of ROM and RAM.
12. Understand limitations of the technology: Short channel effects.
13. Understand the use of chip I/O circuits.
14. Understand the design for manufacturability and testability.
15. Design, implement and test: Sequential circuits
16. Understand the fundamental concepts and technology implications of very short channel devices
17. Achieve proficiency with aspects of Cadence tool suite.

Evaluation
Grading
Two mid-term exams: 30% total (15% each), Final exam: 20%, Homeworks: 40% (5% per Homework), Project: 10%.

Exams
The mid-term exam will be during class time. The Final exam will be on TBD.

Project
We will do a group project at the end of the semester. Each group will consist for 2 students. Details of the project will be provided at a later date.

Homeworks
Homework assignments will consist of a pencil-paper component and/or a lab component. Homeworks are to be submitted before the beginning of the class on the date specified. You can discuss your work in abstract with other students in the class, but you should write-up the solutions on your own.
Course Policies

Pencil-Paper Component of the Homework:
The pencil-paper component of the homework assignments must be the result of your individual work. You may discuss the contents and general approach to a problem with your classmates but not the detailed solution. You are expected to formulate your approach and write the solutions of homework problems by yourself. Copying the solution and/or answer from another student is considered cheating. Two identical homeworks with same mistakes are considered cheating. No extensions on homeworks will be provided.

Lab Component of the Homework:
The lab component of the homework assignments must be the result of your work. You can discuss your approach for completing the lab component with others, but not the detailed solution. Note that all lab components are to be submitted via github. We will compare each lab submission with other lab submissions. If we come across two solutions that are identical or closely match each other, then that will be considered cheating. No extensions on labs will be provided.

Makeup exams:
Makeup exams will be provided if the student takes prior permission from the instructor. Emergencies will be dealt on a case-by-case basis. Note that oversleeping, being not ready, overload due to projects or coursework in other classes are not valid excuses for requesting a makeup exam.

Exam/Home Grade discussion:
Grade discussion/corrections should be done within one week after the graded exam or homework is distributed. No grade changes will be made after one week, or after the last day of class.

I and W grades:
As per University policy.

Academic Integrity and Honor Code:

• Your submission of the homework assignments must be the result of your individual work. You may discuss the contents and general approach to a problem with your classmates but not the detailed solution. You are expected to formulate your approach and write the solutions by yourself. Copying the solution and/or answer from another student or source is considered cheating.

• Clearly reference any sources you used in your work: books, Internet, and your collaborators!

• Boston University’s academic code of conduct will be strictly applied.

• Boston University’s computing ethics will be strictly applied.
Course Schedule (subject to change)

<table>
<thead>
<tr>
<th>Lecture Number</th>
<th>Date</th>
<th>Lecture Topic</th>
<th>Text Reference (Rabaey et al.)</th>
<th>Homework Due</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Jan 25</td>
<td>Introduction, MOS Manufacturing, Design rules</td>
<td>Chapter 1, 2</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Jan 27</td>
<td>CMOS Inverter Design and Analysis - I</td>
<td>Chapter 5</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Feb 1</td>
<td>CMOS Inverter Design and Analysis - II</td>
<td>Chapter 5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Feb 3</td>
<td>Transistor Modeling - I</td>
<td>Chapter 3</td>
<td>Hw 1</td>
</tr>
<tr>
<td>5</td>
<td>Feb 8</td>
<td>Transistor Modeling - II</td>
<td>Chapter 3</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Feb 10</td>
<td>Wire Modeling</td>
<td>Chapter 4</td>
<td>Hw 2</td>
</tr>
<tr>
<td>7</td>
<td>Feb 16</td>
<td>Combinational Logic Gates - I</td>
<td>Chapter 6</td>
<td>Hw 3</td>
</tr>
<tr>
<td>8</td>
<td>Feb 17</td>
<td>Combinational Logic Gates - II</td>
<td>Chapter 6</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Feb 22</td>
<td>Combinational Logic Gates - III</td>
<td>Chapter 6</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Feb 24</td>
<td><strong>Exam 1</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>Mar 1</td>
<td>Sequential Logic Circuits - I</td>
<td>Chapter 7</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>Mar 3</td>
<td>Sequential Logic Circuits - II</td>
<td>Chapter 7</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>Mar 8</td>
<td>Sequential Logic Circuits - III</td>
<td>Chapter 7</td>
<td>Hw 4</td>
</tr>
<tr>
<td>14</td>
<td>Mar 10</td>
<td>Arithmetic Building Blocks - I</td>
<td>Chapter 11</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Mar 15</td>
<td>Arithmetic Building Blocks - II</td>
<td>Chapter 11</td>
<td>Hw 5</td>
</tr>
<tr>
<td>16</td>
<td>Mar 17</td>
<td>Arithmetic Building Blocks - III</td>
<td>Chapter 11</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Mar 22</td>
<td>Memory - I</td>
<td>Chapter 12</td>
<td>Hw 6</td>
</tr>
<tr>
<td>18</td>
<td>Mar 24</td>
<td>Memory - II</td>
<td>Chapter 12</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Mar 29</td>
<td><strong>Exam 2</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Mar 31</td>
<td>Memory - III</td>
<td>Chapter 12</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Apr 5</td>
<td>Timing, Clock and Power - I</td>
<td>Chapter 10, 11</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>Apr 7</td>
<td>Timing, Clock and Power - II</td>
<td>Chapter 10, 11</td>
<td>Hw 7</td>
</tr>
<tr>
<td>23</td>
<td>Apr 12</td>
<td>Timing, Clock and Power - III</td>
<td>Chapter 10, 11</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>Apr 14</td>
<td>Miscellaneous topics</td>
<td></td>
<td>Hw 8</td>
</tr>
<tr>
<td>25</td>
<td>Apr 19</td>
<td>Miscellaneous topics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td>Apr 21</td>
<td>Miscellaneous topics</td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>Apr 26</td>
<td>Project Presentations</td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td>Apr 28</td>
<td>Project Presentations</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TBD</td>
<td></td>
<td><strong>Final Exam</strong></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>